

LTC1426

#### **Micropower** Dual 6-Bit PWM DAC

- Wide Supply Range:  $2.7V \leq V_{CC} \leq 5.5V$
- Wide Reference Voltage Range: 0V to 5.5V
- **Two Interface Modes: Pulse Mode (Increment Only) Pushbutton Mode (Increment/Decrement)**
- **Low Supply Current: 50**µ**A**
- 0.2µA Supply Current in Shutdown
- Available in 8-Pin MSOP and SO Packages
- **DAC Contents Are Retained in Shutdown**
- DACs Power-Up at Midrange
- Low Output Impedance: <100Ω
- Output Frequency: 5kHz Typ

#### **APPLICATIONS**  $\overline{\phantom{0}}$

- LCD Contrast and Backlight Brightness Control
- Power Supply Voltage Adjustment
- Battery Charger Voltage and Current Adjustment
- GaAs FET Bias Adiustment
- Trimmer Pot Elimination

# **FEATURES DESCRIPTION U**

The LTC® 1426 is a dual micropower 6-bit PWM DAC featuring versatile PWM outputs and a flexible pushbutton compatible digital interface. The DAC outputs provide a PWM signal that swings from 0V to  $V_{RFF}$ , allowing the fullscale output to be varied by adjusting the voltage at  $V_{\text{RFF}}$ . The PWM output frequency is typically 5kHz, easing output filtering requirements.  $V_{CC}$  supply current is typically 50µA and drops to 0.2µA in shutdown.

The LTC1426 can be controlled using one of two interface modes: pushbutton and pulse. The LTC1426 automatically configures itself into the appropriate mode at startup by monitoring the state of the CLK pins. In pushbutton mode, the CLK pins can be directly connected to external pushbuttons to control the DAC output. In pulse mode, the CLK pins can be connected to CMOS compatible logic. The DAC outputs initially power up at half scale and the contents of the internal DAC registers are retained in shutdown.

The LTC1426 is available in 8-pin MSOP and SO packages.

 $\overline{\mathcal{A}}$ , LTC and LT are registered trademarks of Linear Technology Corporation.



# **TYPICAL APPLICATION U**



#### **(Note 1)**



## **ABSOLUTE MAXIMUM RATINGS W W W U PACKAGE/ORDER INFORMATION U W U**



Consult factory for Military grade parts.

#### **ELECTRICAL CHARACTERISTICS**  $T_A = 25^\circ \text{C}$ , (Note 2) unless otherwise specified.





## **ELECTRICAL CHARACTERISTICS**  $T_A = 25^\circ \text{C}$ , (Note 2) unless otherwise specified.



The  $\bullet$  denotes the specifications which apply over the full operating temperature range.

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.

**Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground, unless otherwise specified. All typicals are given for  $V_{CC} = V_{REF} = 5V$ ,  $T_A = 25^{\circ}C$  and PWM1/PWM2 output to GND,  $C_{\text{PWM}} = 10pF$ .

**Note 3:** Shutdown current can be negative due to leakage currents if V<sub>CC</sub> > VREF or VREF > V<sub>CC</sub>.

**Note 4:** Guaranteed by Design. Decouple the V<sub>CC</sub> and V<sub>REF</sub> pins to GND using high quality, low ESR, low ESL 0.1µF capacitors to eliminate PWM switching noise that may otherwise get coupled into the CLK1/CLK2 high impedance input buffers. The decoupling capacitors should be located in close proximity to these pins and the ground line to have maximum effect. **Note 5:** Input thresholds apply for both pushbutton and pulse modes.

#### **TYPICAL PERFORMANCE CHARACTERISTICS W U**





## **TYPICAL PERFORMANCE CHARACTERISTICS W U**



## **PIN FUNCTIONS**

**CLK1 (Pin 1):** Channel 1 Clock/Pushbutton Input.

**CLK2 (Pin 2):** Channel 2 Clock/Pushbutton Input.

**GND (Pin 3):** Ground. It is recommended that GND be tied to a ground plane.

**PWM1 (Pin 4):** Channel 1 PWM Output.

**PWM2 (Pin 5):** Channel 2 PWM Output.

**V<sub>REF</sub> (Pin 6):** Voltage Reference Input. V<sub>REF</sub> powers the DAC output buffers and can be used to control the output span. Bypass  $V_{REF}$  to GND with an external capacitor to minimize output errors.  $V_{REF}$  can be tied to  $V_{CC}$  if desired.

**V<sub>CC</sub>** (Pin 7): Voltage Supply. This supply must be kept free from noise and ripple by bypassing directly to the ground plane.

**SHDN** (Pin 8): Shutdown. A logic low puts the chip into shutdown mode with the PWM outputs in high impedance. The digital settings for the DACs are retained in shutdown.

#### **TIMING DIAGRAMS**











## **BLOCK DIAGRAM**



**Figure 1. LTC1426 Block Diagram**

## **DEFINITIONS**

**LSB:** The least significant bit or the ideal duty cycle difference between two successive codes.

 $LSB = DC_{MAX}/64$ 

 $DC_{MAX}$  = The DAC output maximum duty cycle

**Resolution:** The resolution is the number of DAC output states (64) that divide the full-scale output duty cycle range. The resolution does not necessarily imply linearity.

**INL:** End point integral nonlinearity is the maximum deviation from a straight line passing through the end points of the DAC transfer curve. The INL error at a given code is calculated as follows:

 $INL = (DC<sub>OUT</sub> - DC<sub>IDFAI</sub>)/LSB$  $DC<sub>IDEAL</sub> = (Code)(LSB)$  $DC<sub>OUT</sub>$  = the DAC output duty cycle measured at the given number of clocked in pulses.

## **APPLICATIONS INFORMATION U W U U**

#### **Dual 6-Bit PWM DAC**

Figure 1 shows a block diagram of the LTC1426. Each 6-bit PWM DAC is guaranteed monotonic and is digitally adjustable in 64 equal steps, which corresponds from 0% to 98.5% duty cycle full scale. At power-up, the counters reset to 100000B and both DAC outputs assume midscale duty cycle. The PWM outputs have an output impedance

**DNL:** Differential nonlinearity is the difference between the measured duty cycle change and the ideal 1LSB duty cycle change between any two adjacent codes. The DNL error between any two codes is calculated as follows:

 $DNL = (\Delta DC_{OUIT} - LSB)/LSB$  $\Delta DC_{OUT}$  = The measured duty cycle difference between two adjacent codes.

**Full-Scale Error:** Full-scale error is the difference between the ideal and measured DAC output duty cycles with all bits set to one (Code = 63). The full-scale error is calculated as follows:

 $FSE = (DC<sub>OUT</sub> - DC<sub>IDFAI</sub>)/LSB$  $DC<sub>IDFAI</sub> = DC<sub>MAX</sub>$ 

of less than 100 $\Omega$ . The DAC outputs swing from 0V to the reference voltage,  $V_{\text{RFF}}$ , which can be biased from OV to 5.5V. The frequency of the DAC outputs is above 3kHz, easing output filtering.

In the case of a pure resistive load, the voltage measured across load RL is given by:

 $V = (V_{\text{PWM}})R_L/(R_L + R_{\text{OUT}})$ 



## **APPLICATIONS INFORMATION U W U U**

where V<sub>PWM</sub> is the no load DAC output voltage,  $R_L$  is the resistive load and  $R_{\text{OUT}}$  is the DAC output impedance. Therefore, the resistive load  $R_1$  should be sufficiently large to ignore the effect of output impedance on the load voltage.

Figure 2 shows a typical lowpass filter recommended to filter the PWM outputs. Without filtering, results obtained from unfiltered outputs can be erroneous when taking measurements from a voltmeter. The ratio of the filter time constant, t, to the PWM frequency determines the amount of output ripple frequency that feeds into the system. In addition, the loading of the output also determines an additional error voltage drop across R1.



**Figure 2. Lowpass Filter for PWM Averaging**

#### **Digital Interface**

The LTC1426 can be controlled by using one of two interface modes: pulse mode and pushbutton mode. The operating interface mode is determined during powerup. If both CLK1 and CLK2 inputs are floating on power-up, then an interface mode detect circuit configures the chip in pushbutton mode until the next  $V_{CC}$  reset (Figure 3). However, if either of CLK1 or CLK2 is at logic 0 or 1 at **Figure 3. Interface Mode Detect Circuit**

# **TYPICAL APPLICATIONS NU**

Typical applications for this part include digital calibration, industrial process control, automatic test equipment, cellular telephones and portable battery-powered applications. Figures 4 and 5 show how easy this part is to use. In all applications, the PWM full-scale output voltage is set by  $V_{\text{RFF}}$ . This makes interfacing convenient when a variety of reference spans are needed.

#### **Pulse Mode**

Figure 4 shows the LTC1426 in a pulse mode, stand-alone application. The LTC1426 can interface directly with minimum external components to most popular micro- **Figure 4. Stand-Alone Pulse Mode Interface**

power-up, then the chip configures in pulse mode until the next  $V_{CC}$  reset.

Figure 3 shows the simplified logic for determining the interface mode at power-up. A set of pull-up/pull-down resistors allow the LTC1426 to sense the state of the CLK pins at power-up. If both CLK1 and CLK2 pins are floating on power-up then the control signal from the LTC1426 leaves these resistors in place, allowing the LTC1426 to detect three operating states at each CLK pin: high, low and "middle" (floating). If the CLK pins are tied to either logic 0 or 1 at power-up, then the control signal will disconnect these resistors, making CLK1 and CLK2 CMOS compatible input pins.

Note that both CLK pins will always be in the same mode. If one pin is floating and the other is at logic high/low on power-up, the LTC1426 will assume pulse mode.



processors (MPUs). The Intel 8051 was chosen to demonstrate direct interface for the LTC1426, as this







7

## **TYPICAL APPLICATIONS NU**

microprocessor has "quasi-bidirectional" ports that eliminate additional pull-up resistors to  $V_{CC}$ . However, external pull-up resistors should be used if the microprocessor doesn't pull the port pins high during reset.

In pulse mode, each clock pulse applied to the CLK1 or CLK2 input increments the respective counter by one count. When the counter increases beyond full scale (111111B), the counter rolls over and becomes zero scale (000000B). In this way, a single pulse applied to the CLK1 or CLK2 input increases the respective counter by one count, and 63 pulses decrease that counter by one count.

#### **Pushbutton Mode**

Figure 5 shows how to use the LTC1426 in a typical pushbutton application. In pushbutton mode, a logic 1 pulse applied to the CLK1 or CLK2 input increments the



LIMITING RESISTOR R PREVENTS SHORTING OF V<sub>CC</sub> AND GND WHEN BOTH BUTTONS ARE SIMULTANEOUSLY PUSHED. THIS RESISTOR CAN BE PLACED EITHER IN THE V<sub>CC</sub> OR GND LEG AND THIS DETERMINES THE FUNCTION WHEN BOTH BUTTONS ARE PUSHED. VALUE OF R < 50k

#### **Figure 5. Pushbutton Mode Interface**

respective counter by one count, and stops incrementing when the counter reaches full scale (111111B). A logic 0 pulse applied to the CLK1 or CLK2 input decrements the respective counter by one count, and stops decrementing when the counter reaches zero scale (000000B). An onchip debouncing circuit has a debounce time of 12.8ms to prevent unintended counts with bouncing pushbuttons. After a time delay of 410ms, the counter will begin to increment/decrement at a repeat rate of 19.5Hz if the pushbutton remains pressed.

Care should be taken to avoid running the CLK and PWM traces close to one another. Since the CLK pins are high impedance input nodes in pushbutton mode, current spikes caused by the switching of the PWM outputs feedthrough via any stray capacitance between PWM and CLK lines if not properly routed. Use of proper grounding techniques and spacing of these lines are highly recommended for optimal performance.

Figure 6 shows a dual digitally programmable current source using the  $LT^{\circledast}$ 1013 dual precision op amp and two NPN transistors (2N3904). After the lowpass filter combination of R1, C1 (R2, C2), its output swings from 0V to 4.93V. In the configuration shown, this voltage will be forced across the resistor  $R_{A1}$  ( $R_{A2}$ ). If  $R_{A1}$  ( $R_{A2}$ ) is chosen to be 493 $\Omega$ , the output current will range from 0mA at zero scale to 10mA at full scale. The minimum voltage for  $V_S$  is determined by the load resistor  $R_{11}$  ( $R_{12}$ ) and Q1(Q2)'s V<sub>CESAT</sub> voltage. With a load resistor of  $\overline{50}\Omega$ , the voltage source can be as low as 5V.







## **TYPICAL APPLICATIONS NU**

#### **Shutdown Mode**

Upon the application of a logic low shutdown signal, the entire IC converts to micropower shutdown mode where  $V_{CC}$  supply current reduces to less than 0.3 $\mu$ A typical. The shutdown function features the data retention of the current PWM1 and PWM2 codes so that upon release from a shutdown condition, these states are reinstated. This is a functional difference in comparison to the half-scale preset for both PWM1 and PWM2 outputs upon power-up.



## **RELATED PARTS**



 1426f LT/GP 0597 7K • PRINTED IN USA **CLINEAR TECHNOLOGY CORP**